

# TPS63802HDKEVM - Hardware Development Kit

The TPS63802HDKEVM is a universal development tool designed to help you to easily and quickly evaluate and test the most common buck-boost converter use cases. The use cases include backup power, input current limit, LED driver, digital voltage scaling, bypass mode, and precise enable. You can easily select between the different use cases by changing jumpers and dip-switches. No soldering is required.

The TPS63802HDKEVM uses the TPS63802, the default output voltage is set to 3.3 V. The EVM operates from 1.8 V to 5.5 V input voltage. Output currents can go up to and above 2 A in buck and boost mode.

#### Contents

| 1  | Introduction                                                                 | . 3 |
|----|------------------------------------------------------------------------------|-----|
| 2  | Safety Instructions                                                          | . 4 |
| 3  | Setup                                                                        |     |
| 4  | Use Case Description                                                         |     |
| 5  | Board Layout                                                                 |     |
| 6  | Schematic and Bill of Materials                                              | 40  |
|    | List of Figures                                                              |     |
| 1  | Quick Start Connection for Standard Operation                                | . 7 |
| 2  | Block Diagram for Backup Power                                               | . 9 |
| 3  | Quick Start Connection for Backup Power                                      | 10  |
| 4  | Pre-charge Waveform                                                          | 10  |
| 5  | Discharge Waveform                                                           | 10  |
| 6  | Supercapacitor Voltage Monitor                                               | 12  |
| 7  | Block Diagram for High-side LED Driver Constant Current                      | 13  |
| 8  | Quick Start Connection for High-side LED Driver Constant Current             | 13  |
| 9  | Block Diagram for High-side LED Driver with Dimming                          | 15  |
| 10 | Quick Start Connection for High-side LED DriverDimming                       | 16  |
| 11 | Typical Waveform Showing the LED Current in Respect to VREF                  | 17  |
| 12 | Block Diagram for Input Current Limitation                                   | 19  |
| 13 | Quick Start Connection for Input Current Limitation                          | 20  |
| 14 | Block Diagram for Inrush Current Limitation                                  | 22  |
| 15 | Quick Start Connection for Extending Soft Start or Inrush Rurrent Limitation | 23  |
| 16 | Typical Start-up Standard Operation                                          | 23  |
| 17 | Typical Start-up with Inrush Current Limit and Extended Soft Start           | 23  |
| 18 | Block Diagram for Two Level Dynamic Voltage Scaling                          | 25  |
| 19 | Block Diagram for Analog Dynamic Voltage Scaling                             | 25  |
| 20 | Quick Start Connection for Dynamic Voltage Scaling                           | 25  |
| 21 | Typical Waveform of Two-level Voltage Scaling                                | 26  |
| 22 | Typical Waveform of Analog Dynamic Voltage Scaling                           | 26  |
| 23 | Block Diagram for Output Voltage Tracking                                    | 28  |
| 24 | Quick Start Connection for Output Voltage Tracking                           | 28  |
| 25 | Typical Waveform for Output Voltage Tracking                                 | 29  |
|    |                                                                              |     |



| 26 | Block Diagram for Bypass Mode                                                      | 31 |
|----|------------------------------------------------------------------------------------|----|
| 27 | Quick Start Connection for Bypass Mode                                             | 31 |
| 28 | Typical Waveform for Bypass Entry                                                  | 32 |
| 29 | Typical Waveform for Bypass Exit                                                   | 32 |
| 30 | Block Diagram for Precise Start-up                                                 | 33 |
| 31 | Block Diagram for Start-up Delay                                                   | 33 |
| 32 | Quick Start Connection for Precise Start-up Delay                                  | 33 |
| 33 | Typical Waveform: Precise Start-up                                                 | 34 |
| 34 | Typical waveform: Start-up Delay                                                   | 34 |
| 35 | Assembly Layer                                                                     | 36 |
| 36 | Signal Layer 1                                                                     | 37 |
| 37 | Signal Layer 2                                                                     | 38 |
| 38 | Bottom Layer Routing (Mirrored)                                                    | 39 |
| 39 | Schematic                                                                          | 40 |
|    | List of Tables                                                                     |    |
|    | List of Tables                                                                     | _  |
| 1  | Connector and Jumper Description                                                   |    |
| 2  | Configuration of the Jumpers for Standard Operation                                |    |
| 3  | Configuration of the Jumpers for Backup Power.                                     |    |
| 4  | Configuration of the Jumpers for High-side LED Driver Constant Current             |    |
| 5  | Recommendation for High-side LED Driver Constant Current Function                  |    |
| 6  | Configuration of the Jumpers for High-side LED Driver with Dimming                 |    |
| 7  | Recommendation for High-side LED Driver with Dimming Function                      |    |
| 8  | Configuration of the Jumpers for input Current Limitation                          |    |
| 9  | Recommendation for Input Current Limitation Function                               |    |
| 10 | Configuration of the Jumpers for Extending Soft Start or Inrush Current Limitation |    |
| 11 | Recommendation for Extending Soft-start Time or Limiting Inrush Current            |    |
| 12 | Configuration of the Jumpers for Dynamic Voltage Scaling                           |    |
| 13 | Recommendation for Dynamic Voltage Scaling Function                                |    |
| 14 | Configuration of the Jumpers for Output Voltage Tracking                           |    |
| 15 | Configuration of the Jumpers for Bypass Mode                                       |    |
| 16 | Configuration of the Jumpers for Precise Start-up Delay                            |    |
| 17 | Bill of Materials                                                                  | 41 |

# **Trademarks**

HodRod is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



www.ti.com Introduction

#### 1 Introduction

The Texas Instruments TPS63802 is a highly efficient, single-inductor, internally compensated, buck-boost converter in a 10-pin, 3-mm × 2-mm HodRod™ QFN package.

This special Hardware Development Kit highlights different use cases for this device family. Available use cases are:

- Standard operation (Section 4.1)
- Backup power supply (Section 4.2)
- High-side LED driver (Section 4.3)
- High-side LED driver with dimming option (Section 4.4)
- Input current limit (Section 4.5)
- Extended soft start or limit inrush current limitation (Section 4.6)
- Digital voltage scaling (Section 4.7)
- Output voltage tracking (Section 4.8)
- Bypass mode (Section 4.9)
- Precise enable and start-up delay (Section 4.10)



Safety Instructions www.ti.com

## 2 Safety Instructions



#### **CAUTION**

Do not stare at operating lamp. May be harmful to the eyes. Intense light sources have a high secondary exposure potential due to their blinding effect. A temporary reduction in visual acuity and afterimages can occur, leading to irritation, annoyance, visual impairment, and even accidents, depending on the situation. Always consider the use of light filtering/darkening protective eyewear and be fully aware of surrounding laboratory type set-ups when viewing intense light sources to minimize/eliminate such risks in order to avoid accidents related to temporary blindness.

#### **CAUTION**

RISK GROUP 2. Possible hazardous optical radiation emitted from this product. Do not stare at operating lamp. May be harmful to eyes.

- Do not stare at operating LEDs (Risk Group 2 (RG2) at 0.75 m).
- Per IEC 62471 ed 1.0: 2006-07 ("Photobiological Safety of Lamps and Lamp Systems"), this product has been classified in Risk Group 2. Products classified as Risk Group 2 do not pose a hazard due to the aversion response to very bright light sources or due to thermal discomfort.
- It should be noted that INTENTIONALLY staring at the lamp for extended lengths of time from short distances could lead to a potential risk of eye damage due to a retinal blue-light hazard. In order to reduce the potential of exposure to a retinal blue-light hazard, the operator must avoid any direct view of the LEDs while in operation, from a distance of 0.75 m, or closer.



www.ti.com Setup

# 3 Setup

This section describes how to properly use the TPS63802HDKEVM.

# 3.1 Connector and Jumper Description

**Table 1. Connector and Jumper Description** 

| DESIGNATOR | PIN          | SILKSCREEN NAME                                | DESCRIPTION                                                                                                                                                                                                                            |
|------------|--------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DESIGNATOR |              | VIN                                            |                                                                                                                                                                                                                                        |
| J1         | 1, 2<br>3, 4 | S+, S-                                         | Positive input connection of the input supply  Input voltage sense connections. Measure the input voltage at this point.                                                                                                               |
|            | 5, 6         | GND                                            | Vin GND return connection of the input supply.  Common with other pins with "GND" label                                                                                                                                                |
|            | 1, 2         | VOUT                                           | Output voltage connection                                                                                                                                                                                                              |
| J2         | 3, 4         | S+, S-                                         | Vout and GND Sense lines for measuring the output voltage at the output capacitor                                                                                                                                                      |
|            | 5, 6         | GND                                            | Vout GND return connection for the output voltage.<br>Common with other pins with "GND" label                                                                                                                                          |
|            | 1, 2         | VIN_MAIN                                       | Positive input connection of the input supply. Used for backup power use case only                                                                                                                                                     |
| J3         | 3            | ON                                             | Active-low open-drain output, pulled low when U4 (LM66100) is disabled. Hi-Z when the chip is enabled.                                                                                                                                 |
| 33         | 4            | CE                                             | Active-low IC enable of U4. Connected to VOUT for reverse current protection.                                                                                                                                                          |
|            | 5, 6         | GND                                            | Vin GND return connection of the input supply for backup power function. Common with other pins with "GND" label                                                                                                                       |
| J4         | 1, 2         | VINLIM                                         | Positive input connection of the input supply. Used for input current limit use case only.                                                                                                                                             |
| J5         | 1            | GND                                            | Test point for GND. Common with other pins with "GND" label                                                                                                                                                                            |
|            | 2            | L1                                             | Test point for L1 pin of the TPS63802                                                                                                                                                                                                  |
| J6         | 1            | GND                                            | Test point for GND. Common with other pin with "GND" label                                                                                                                                                                             |
|            | 2            | L2                                             | Test point for L2 pin of the TPS63802                                                                                                                                                                                                  |
| JP1        | 1, 2, 3      | PFM, MODE, PWM                                 | PFM/PWM mode selection. Short pin 1 and 2 for power save mode. Short pin 2 and 3 for forced-PWM mode. It must not be left floating.                                                                                                    |
| JP3        | 1            | ВРМ                                            | Connect short between JP3 pin3 and JP1 pin 2 to use bypass mode use case.                                                                                                                                                              |
| JP2        | 1, 2, 3      | OFF, EN, ON                                    | Short jumper between the center pin EN and ON to turn on TPS63802. Short jumper between the center pin EN and OFF to turn TPS63802 off                                                                                                 |
| JP4        | 1, 2, 3      | EN, BYP, VIN                                   | Short jumper between the center pin EN and BYP to turn on U9. Short jumper between the center pin BYP and VIN to turn U9 off                                                                                                           |
| JP5        | 1, 2, 3      | CS, VOUT, DM                                   | Short jumper between the center pin Vout and CS (constant current) to enable the LED driver with high-side sensing function. Short jumper between the center pin Vout and Dimming to enable Voltage Controlled Current Source function |
| JP6        | 1, 2         | GND, VSEL GND connection and 2-level output vo |                                                                                                                                                                                                                                        |
| JP7        | 1, 2         |                                                | Short jumper to connect the power supply for output voltage tracking function                                                                                                                                                          |
| JP8        | 1, 2         | GND, VCTRL                                     | GND connection and external voltage reference connection                                                                                                                                                                               |



Setup www.ti.com

# Table 1. Connector and Jumper Description (continued)

| DESIGNATOR | PIN   | SILKSCREEN NAME | DESCRIPTION                                                                               |  |
|------------|-------|-----------------|-------------------------------------------------------------------------------------------|--|
| JP9        | 1, 2  | GND, VTRACK     | GND connection and external voltage reference connection                                  |  |
| JP10       | 1, 2  |                 | Short jumper to connect the VIN with the output pin of ideal diode U4                     |  |
| JP11       | 1, 2  |                 | Short jumper to connect the VOUT with the input pin of ideal diode U4                     |  |
| JP12       | 1, 2  |                 | Short jumper to connect the power supply for high-<br>side load current sense circuit, U2 |  |
| JP13       | 1, 2  |                 | Short jumper to connect the power supply for input current sense circuit, U3              |  |
| JP14       | 1, 2  |                 | Short jumper to connect the cathode of D4 to VIN. For backup power, pre-charge function   |  |
| JP15       | 1, 2  |                 | Short jumper to connect the power supply for LED dimming function op amp, U5              |  |
| JP16       | 1, 2  |                 | Short jumper to connect the positive of super cap to VIN pin                              |  |
| JP17       | 1, 2  |                 | Short jumper to connect the power supply to su capacitor voltage monitor, U6              |  |
| JP18       | 1     | GND             | Test point for GND. Common with other pins with "GND" label                               |  |
| 31 10      | 2     | VREF            | Connect to a adjustable voltage source to dim LED the brightness                          |  |
| TP1        | 1     |                 | Feedback node test point connection                                                       |  |
| TP2        | 1     | PG              | Power Good (PG) test point connection. Place R4 = 100 k $\Omega$ if this function needed. |  |
|            | Pos 1 |                 | Connects high-side resistor to FB pin                                                     |  |
|            | Pos 2 | FB_LED_ADJ      | Enables LED dimming function                                                              |  |
|            | Pos 3 | FB_LED_CONST    | Enables high-side LED driver function                                                     |  |
| S1         | Pos 4 | FB_SOFT_START   | Enables soft start and inrush current limit function                                      |  |
| 01         | Pos 5 | FB_INPUT_LIM    | Enables input current limit function                                                      |  |
|            | Pos 6 | FB_DVS          | Enables digital voltage scaling function                                                  |  |
|            | Pos 7 | FB_VTRACK       | Enables output voltage tracking function                                                  |  |
|            | Pos 8 |                 | Connects low-side resistor to FB pin                                                      |  |

## 4 Use Case Description

This chapter describes the different board functions. It provides quick setups with a standard connection picture and standard jumper configuration table for each function. Furthermore, most use cases contain a design modification guide and typical performance images.

# 4.1 Standard Operation

This chapter describes the standard buck-boost operation and has similar performance and features like the TPS63802EVM. It is suitable for testing the current capability, efficiency, and other basic performance.

Set the jumpers and multi-switch of the EVM according to Figure 1 or Table 2. It configures the EVM to 3.3-V output voltage with PFM enabled. It is recommended to do efficiency tests with the standard TPS63802EVM.



Figure 1. Quick Start Connection for Standard Operation

Table 2. Configuration of the Jumpers for Standard Operation

| DESIGNATOR           | PIN             | PIN NAME  | DESCRIPTION                                                                    |
|----------------------|-----------------|-----------|--------------------------------------------------------------------------------|
| J1                   | 1, 2            | VIN       | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V. |
|                      | 5, 6            | GND       | Connect the GND terminal of the power supply.                                  |
| J2                   | 1, 2            | VOUT      | Connect the positive terminal of the load.                                     |
| JZ                   | 5, 6            | GND       | Connect the GND terminal of the Load.                                          |
| JP1                  | 1, 2            | PFM, MODE | Place short between pin 1 and 2 to select PFM mode.                            |
| JP2                  | 2, 3            | EN, ON    | Place short between pin 2 and 3 to enable TPS63802.                            |
| All other JPx and Jx |                 |           | Do not connect.                                                                |
| S1                   | Pos 1 and Pos 8 |           | Set to ON.                                                                     |
| 31                   | All other       |           | Set to OFF.                                                                    |



# 4.1.1 Further Information

Check the TPS63802 2-A, High-efficient, Low IQ Buck-boost Converter with Small Solution Data Sheet and TPS63802 EVM User's Guide for more information.

### 4.2 Backup Power

A backup power supply is an electrical system that provides emergency power to a load when the main power source fails. An appropriate backup power supply provides instantaneous protection from main power interruptions without glitches, by supplying energy which is stored in backup capacitors or batteries. Such backup power supplies are typically used to protect equipment such as solid state drives (SSDs), on board diagnosis (OBD), storage systems, where an unexpected power disruption can cause malfunction or data loss.

Figure 2 shows the block diagram and operation. The TPS63802 buck-boost converter operates bidirectionally. It supports energy transfer from the input to the output, as well as from the output to the input. Therefore, during standard operation, the main power directly supplies the load, and the backup capacitor is charged using the reverse current through the TPS63802 buck-boost converter. During backup operation, the buck-boost converter supplies the system from the backup capacitors.



Figure 2. Block Diagram for Backup Power

### 4.2.1 Setup

Figure 3 and Table 3 show the jumper and dip switch configuration. Follow these configurations and the EVM can be used to verify backup power supply function.





Figure 3. Quick Start Connection for Backup Power

Table 3. Configuration of the Jumpers for Backup Power

| DESIGNATOR           | PIN             | PIN NAME  | DESCRIPTION                                                              |  |
|----------------------|-----------------|-----------|--------------------------------------------------------------------------|--|
| J2                   | 1, 2            | VOUT      | Connect the positive terminal of the load.                               |  |
| J2                   | 5, 6            | GND       | Connect the GND terminal of the load.                                    |  |
| J3                   | 1, 2            | VIN_MAIN  | Connect the positive terminal of the power supply set to 3.4 V.          |  |
|                      | 5, 6            | GND       | Connect the GND terminal of the power supply.                            |  |
| JP1                  | JP1-2, JP3-1    | BPM, MODE | Place short between JP1 pin 2 (MODE) and JP3 pin 1 (BPM).                |  |
| JP2                  | 2, 3            | EN, ON    | Place short between pin 2 and 3 to enable TPS63802.                      |  |
| JP14                 | 1, 2            |           | Place short to connect pre-charge path to Vi                             |  |
| JP16                 | 1, 2            |           | Place short to connect the backup capacitors to Vin.                     |  |
| JP17                 | 1, 2            |           | Place short to connect power supply to backup capacitor voltage monitor. |  |
| All other JPx and Jx |                 |           | Do not connect.                                                          |  |
| S1                   | Pos 1 and Pos 8 |           | Set to ON.                                                               |  |
| 31                   | All other       |           | Set to OFF.                                                              |  |

# 4.2.2 Typical Performance

Figure 4 shows the pre-charging and charging of the backup capacitor. Figure 5 shows the backup operation.





#### 4.2.3 Design Guidance

This section shows how to modify the EVM components to support different pre-charge currents or maximum supercapacitor charging voltages.

### 4.2.3.1 Change the VIN\_MAIN Supply

The TPS63802 starts up at low 1.8 V Vin and operates down to 1.3 V during standard operation, but considering the voltage drop of the pre-charge diode, it is recommended to keep VIN\_MAIN above 2.2 V. If VIN\_MAIN is changed, the output voltage target of the TPS63802 needs to be changed as well.

The default setup of this EVM is optimized for VIN\_MAIN = 3.4 V. During backup operation, the TPS63802 output is set to 3.3 V.

With a combination with the digital voltage scaling feature described in Section 4.7, the output voltage can be set equal to VIN\_MAIN during backup operation.

### 4.2.3.2 Change the Pre-charge Current

The pre-charge current can be calculated as:

$$I_{pre} = \frac{VIN_{MAIN} - VIN - V_{d}}{R_{limit}}$$
(1)

The current changes during VIN rise. If VIN rises high enough, the charge current through this path is stopped. At initial start-up, the supercapacitor is empty and VIN equals to zero. So, the maximum precharge current is:

$$I_{pre} = \frac{VIN_{MAIN} - V_{d}}{R_{limit}}$$
 (2)

#### 4.2.3.3 Change the Maximum Supercapacitor Voltage

Modifying R12, R13 changes the maximum supercapacitor voltage (V<sub>sc</sub>) as:

$$V_{SC} = V_{ref} \frac{R12 + R13}{R13} \tag{3}$$



Here,  $V_{ref}$  is the integrated voltage reference of 1.242 V, and the default value for  $V_{SC}$  is 5 V. Modifying R14 and R15 changes the charging/discharging hysteresis ( $V_{hyst}$ ).

$$V_{hyst=}V_{+}\frac{R14}{R14 + R15} \tag{4}$$

Here,  $V_{+}$  is the supply voltage for the TLV3012. Assuming  $V_{+} = 3.4 \text{ V}$ ,  $V_{hyst}$  equals to 59 mV.



Figure 6. Supercapacitor Voltage Monitor

#### 4.2.4 Further Information

Further information on the specific application is available in the following application reports:

- Smart Electricity Meter Supercapacitor Backup Power Supply With Current Limit
- Supercapacitor Backup Power Supply with the TPS63802
- High-Efficiency Backup Power Supply



## 4.3 High-side LED Driver - Constant Current

This chapter shows a high-side LED driver solution with a current sense amplifier that achieves a regulated and constant current to drive the LED.

With this solution, the cathode of the LED is directly connected to ground. Since most LEDs use the cathode for sinking heat, no isolation to ground is needed. This makes the design of heat sinks for the LED is much easier.



Figure 7. Block Diagram for High-side LED Driver -- Constant Current

### 4.3.1 Setup

### **CAUTION**

RISK GROUP 2. Possible hazardous optical radiation emitted from this product. Do not stare at operating lamp. May be harmful to eyes.

Figure 8 and Table 4 show the jumper and dip switch configuration.



Figure 8. Quick Start Connection for High-side LED Driver -- Constant Current



Table 4. Configuration of the Jumpers for High-side LED Driver -- Constant Current

| DESIGNATOR           | PIN       | PIN NAME       | DESCRIPTION                                                                    |
|----------------------|-----------|----------------|--------------------------------------------------------------------------------|
| J1                   | 1, 2      | VIN            | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V. |
|                      | 5, 6      | GND            | Connect the GND terminal of the power supply.                                  |
| JP1                  | 1, 2      | PFM, MODE      | Place short between pin 1 and 2 to select PFM mode.                            |
| JP2                  | 2, 3      | EN, ON         | Place short between pin 2 and 3 to enable TPS63802.                            |
| JP5                  | 1, 2      | CS, VOUT       | Place short between pin 1 and pin 2 to connect VOUT to D2                      |
| JP12                 | 1, 2      |                | Place short to connect the power supply to U2.                                 |
| All other JPx and Jx |           | Do not connect |                                                                                |
| S1                   | Pos 2     |                | Set to ON.                                                                     |
| 31                   | All other |                | Set to OFF.                                                                    |

### 4.3.2 Typical Performance

Table 5. Recommendation for High-side LED Driver-- Constant Current Function

| PARAMETER        | TEST CONDITION | MIN | TYP  | MAX | UNIT |
|------------------|----------------|-----|------|-----|------|
| VIN              |                | 1.8 | 3.3  | 5.5 | V    |
| I <sub>LED</sub> |                |     | 0.25 |     | Α    |

#### 4.3.3 Design Guidance

This section shows how to modify the EVM to support a different LED current.

#### 4.3.3.1 Change the Current of LED

The main principle of this design is to make the output voltage of the INA180 reach the reference value of TPS63802 FB pin. The output voltage of INA180 ( $V_{OUT:INA180A}$ ) can be calculated as:

$$V_{OUT;INA180} = V_{FB} = I_{LED} \times R10 \times Gain$$
 (5)

While the gain of the INA180A4 is 200, R10 is 0.01  $\Omega$ ,  $V_{FB} = 0.5$  V, and the default value for  $I_{LED}$  is 0.25 A. For the target current value ( $I_{target}$ ), the simplest way is to change the sense resistance (R10) as:

$$R10 = \frac{V_{FB}}{Gain \times I_{target}}$$
 (6)

Changing the gain is another solution. The INA180 has four gain options that are described in the data sheet.

#### 4.3.4 Further Information

Further information on the specific application is available in the following documents:

- Different Methods to Drive LEDs Using TPS63xxx Buck-Boost Converters Application Report
- INAx180 Low- and High-Side Voltage Output, Current-Sense Amplifiers Data Sheet



# 4.4 High-side LED Driver with Dimming

Some applications need to adjust the LED brightness. For example, in security cameras, the LED needs to be dimmed by changing the DC current to avoid the rolling shutter effect that can occur if PWM dimming is used. The rolling shutter effect can be seen as a flicker in the camera image. For this purpose, this solution controls the current through the LED with a signal from an MCU or processor. A popular way is to use a reference voltage to control the LED current to achieve the dimming function.



Figure 9. Block Diagram for High-side LED Driver with Dimming

### 4.4.1 Setup

#### **CAUTION**

RISK GROUP 2. Possible hazardous optical radiation emitted from this product. Do not stare at operating lamp. May be harmful to eyes.

Figure 10 and Table 6 show the jumper and dip switch configuration.





Figure 10. Quick Start Connection for High-side LED Driver--Dimming

Table 6. Configuration of the Jumpers for High-side LED Driver with Dimming

| DESIGNATOR           | PIN       | PIN NAME  | DESCRIPTION                                                                                                        |
|----------------------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------|
| J1                   | 1, 2      | VIN       | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V.                                     |
|                      | 5, 6      | GND       | Connect the GND terminal of the power supply.                                                                      |
| JP1                  | 1, 2      | PFM, MODE | Place short between pin 1 and 2 to select PFM mode.                                                                |
| JP2                  | 2, 3      | EN, ON    | Place short between pin 2 and 3 to enable TPS63802.                                                                |
| JP5                  | 2, 3      | VOUT, DM  | Place short between pin 3 and pin 2 to connect VOUT to D5.                                                         |
| JP15                 | 1, 2      |           | Place short connects the power supply to U5.                                                                       |
| JP18                 | 1, 2      | GND, VREF | Connect control voltage supply set to 0.5 V. Connect the positive terminal to pin 2 and the GND terminal to pin 1. |
| All other JPx and Jx |           |           | Do not connect.                                                                                                    |
| S1                   | Pos 3     |           | Set to ON.                                                                                                         |
| 31                   | All other |           | Set to OFF.                                                                                                        |



## 4.4.2 Typical Performance

Figure 11 shows the LED current (pink), output voltage (dark blue), and the feedback voltage (light blue) in respect to the control voltage VREF (yellow).



Figure 11. Typical Waveform Showing the LED Current in Respect to VREF

Table 7. Recommendation for High-side LED Driver with Dimming Function

| PARAMETER        | TEST CONDITION         | MIN | TYP  | MAX | UNIT |
|------------------|------------------------|-----|------|-----|------|
| VIN              |                        | 1.8 | 3.3  | 5.5 | V    |
| 1                | V <sub>REF</sub> = 0 V |     | 0.05 |     | Α    |
| I <sub>LED</sub> | V <sub>REF</sub> = 3 V |     | 1    |     | Α    |

### 4.4.3 Design Guidance

This section shows how to modify the EVM to support a different LED current.

# 4.4.3.1 Change the Current of the LED

For this solution, you can control the current of the LED with a DC voltage reference signal called  $V_{Ref}$ . There is a lower and upper limit for the adjustable current value. According to the *Different Methods to Drive LEDs Using TPS63xxx Buck-Boost Converters Application Report*, the relationship of  $V_{Rsense}$  with other parameters is:



$$V_{Rsense} = \frac{R33}{R26} \times V_{FB} + \frac{R33}{R42} \times V_{REF} = I_{LED} \times R_{Sense}$$

where

• 
$$R_{Sense} = R40$$
 (7)

The lower limit of  $I_{\text{LED}}$  can be calculated as:

$$I_{LED\_min} = \frac{R33}{R26 \cdot R_{Sense}} \cdot V_{FB} + \frac{R33}{R42 \cdot R_{Sense}} \cdot V_{REF\_Min}$$
(8)

The upper limit of  $I_{Led}$  can be calculated as:

$$I_{LED\_max} = \frac{R33}{R26 \cdot R_{Sense}} \cdot V_{FB} + \frac{R33}{R42 \cdot R_{Sense}} \cdot V_{REF\_Max}$$
(9)

The combination of the resistors R26, R33, R40, and R42 is flexible. The lower  $R_{\text{Sense}}$ , the lower the power loss, but smaller  $R_{\text{Sense}}$  reduces the accuracy. There is a tradeoff and it depends on detailed requirements.

#### 4.4.4 Further Information

Further information on the specific application is available in the following application report:

Different Methods to Drive LEDs Using TPS63xxx Buck-Boost Converters



# 4.5 Input Current Limit

The TPS63802 has an integrated peak current limit of typically 5 A in buck-boost mode. In some cases, the current limit is beyond the capability of the power supply. This is especially true for primary batteries. Therefore, the supply voltage can drop when loaded with large currents. This can cause malfunction in other parts of the system or block the TPS63802 to start up.

This chapter shows how to use a current sense amplifier to limit the input current.



Figure 12. Block Diagram for Input Current Limitation



# 4.5.1 Setup

Figure 13 and Table 8 show the jumper and dip switch configuration.



Figure 13. Quick Start Connection for Input Current Limitation

Table 8. Configuration of the Jumpers for input Current Limitation

| DESIGNATOR           | PIN                     | PIN NAME  | DESCRIPTION                                                                    |  |
|----------------------|-------------------------|-----------|--------------------------------------------------------------------------------|--|
| J1                   | 1, 2                    | VIN       | Do not connect.                                                                |  |
| JI                   | 5, 6                    | GND       | Connect the GND terminal of the power supply.                                  |  |
| J2                   | 1, 2                    | VOUT      | Connect the positive terminal of the load.                                     |  |
| JZ                   | 5, 6                    | GND       | Connect the GND terminal of the Load.                                          |  |
| J4                   | 1, 2                    | VINLIM    | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V. |  |
| JP1                  | 1, 2                    | PFM, MODE | Place short between pin 1 and 2 to select PF mode.                             |  |
| JP2                  | 2, 3                    | EN, ON    | Place short between pin 2 and 3 to enable TPS63802.                            |  |
| JP13                 | 1, 2                    |           | Place short to connect the power supply to U3.                                 |  |
| All other JPx and Jx |                         |           | Do not connect.                                                                |  |
| S1                   | Pos 1, Pos 5, and Pos 8 |           | Set to ON.                                                                     |  |
| 31                   | All other               |           | Set to OFF.                                                                    |  |



## 4.5.2 Typical Performance

**Table 9. Recommendation for Input Current Limitation Function** 

| PARAMETER     | TEST CONDITION           | MIN | TYP | MAX | UNIT |
|---------------|--------------------------|-----|-----|-----|------|
| VIN           |                          | 1.8 | 3.3 | 5.5 | ٧    |
| VOUT          | Input current < 0.1 A    |     | 3.3 |     | V    |
| Input current | Depends on external load | 0   |     | 0.1 | Α    |

# 4.5.3 Design Guidance

This section shows how to modify the EVM components to change the input current limit.

## 4.5.3.1 Change the Limitation of Input Current

According to the data sheet of the LMP8646 current limiter, the output voltage of the LMP8646 can be calculated with:

$$V_{OUT\ LMP} = (R_{Sense} \times I_{Sense}) \times Gain$$

where

- R<sub>Sense</sub> = R24
- Gain = R21 / R<sub>in</sub>
- $R_{in}$  is integrated in the LMP8646 as 5 K  $\Omega$  (10)

When the current reaches I<sub>limit</sub>, the Vout\_LMP reaches the target value of 0.5 V for the TPS63802.

$$I_{limit} = \frac{0.5 \text{ V} \times 5 \text{ k}\Omega}{\text{R24} \times \text{R21}} \tag{11}$$

For most applications, the best performance is obtained with an  $R_{\text{Sense}}$  value that provides a  $V_{\text{Sense}}$  of 100 mV to 200 mV.

#### 4.5.4 Further Information

Further information on the specific application can be found in the following application report or data sheet:

- Extending the Soft-Start Time Without a Soft-Start Pin Application Report
- LMP8646 Precision Current Limiter Data Sheet



# 4.6 Inrush Current Limitation by Extending Soft-start Time

As described in the previous chapter, some power supplies are not capable of delivering high currents. Start-up is especially a problem if the DC/DC converter needs to load a high output capacitance, the inrush current can exceed the limits of the power supply. This can cause voltage drops that lead to possible system malfunctions.

This circuit limits the inrush current by extending the soft-start time, while not limiting the DC output current. With this, circuit peak currents at start-up can be reduced while still allowing higher DC output currents.



Figure 14. Block Diagram for Inrush Current Limitation

### 4.6.1 Setup

Figure 15 and Table 10 show the jumper and dip switch configuration.





Figure 15. Quick Start Connection for Extending Soft Start or Inrush Rurrent Limitation

Table 10. Configuration of the Jumpers for Extending Soft Start or Inrush Current Limitation

| DESIGNATOR           | PIN                     | PIN NAME  | DESCRIPTION                                                                    |
|----------------------|-------------------------|-----------|--------------------------------------------------------------------------------|
| J1                   | 1, 2                    | VIN       | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V. |
|                      | 5, 6                    | GND       | Connect the GND terminal of the power supply.                                  |
| 10                   | 1, 2                    | VOUT      | Connect the positive terminal of the load.                                     |
| J2                   | 5, 6                    | GND       | Connect the GND terminal of the Load.                                          |
| JP1                  | 1, 2                    | PFM, MODE | Place short between pin 1 and 2 to select PFM mode.                            |
| JP2                  | 2, 3                    | EN, ON    | Place short between pin 2 and 3 to enablesTPS63802.                            |
| All other JPx and Jx |                         |           | Do not connect.                                                                |
| S1                   | Pos 1, Pos 4, and Pos 8 |           | Set to ON.                                                                     |
|                      | All other               |           | Set to OFF.                                                                    |

### 4.6.2 Typical Performance

This section shows the difference between the standard operation at start-up and with additional passive inrush current limit circuit.

Table 11 summarizes the typical performance of this EVM in the two operating modes with a 30- $\Omega$  load.





Table 11. Recommendation for Extending Soft-start Time or Limiting Inrush Current

| PARAMETER       | TEST CONDITION                                                                        | MIN | TYP  | MAX | UNIT |
|-----------------|---------------------------------------------------------------------------------------|-----|------|-----|------|
| VIN             |                                                                                       | 1.8 | 3.3  | 5.5 | V    |
| VOUT            |                                                                                       |     | 3.3  |     | V    |
| Inrush current  | Standard operation, C6 = 22 $\mu$ F, C8 = 47 $\mu$ F, R <sub>load</sub> = 30 $\Omega$ |     | 3.0  |     | Α    |
| Soft start time | Tr pr, Regard = 00 12                                                                 |     | 78   |     | μs   |
| VOUT            | Soft start operation, C6 = 22 µF, C8 =                                                |     | 4.3  |     | V    |
| Inrush current  | 47 μF, $R_{Load} = 30 \Omega$                                                         |     | 0.48 |     | Α    |
| Soft-start time | R8 = 10 kΩ, C11 = 100 nF                                                              |     | 6612 |     | μs   |

### 4.6.3 Design Guidance

The soft-start time is roughly proportional to the product of R8 and C11. As this product goes up, the soft-start time increases and the inrush current is reduced. If the product is too low, hardly any soft-start time is added.

Laboratory verification is necessary to ensure a particular soft-start time for a given system with a given output capacitance and load in the midst of component variation over tolerance and temperature.

#### 4.6.4 Further Information

Further information on the specific application can be found in this application report:

Extending the Soft Start Time Without a Soft-start Pin



# 4.7 Dynamic Voltage Scaling

In this chapter, two solutions are discussed. One is two-level voltage selection and the other one is analog signal control. Both of them are aimed to achieve dynamic change of the output voltage target during operation.

The difference is that "two-level voltage selection" uses a digital signal to control a FET, and only has two target selections. "Analog signal control" on the other hand, uses a DAC or another analog reference voltage. It can control the output voltage with multiple target values within the available range.



### 4.7.1 Setup

Figure 20 and Table 12 show the jumper and dip switch configuration.



Figure 20. Quick Start Connection for Dynamic Voltage Scaling



Table 12. Configuration of the Jumpers for Dynamic Voltage Scaling

| DESIGNATOR           | PIN                     | PIN NAME   | DESCRIPTION                                                                                                        |
|----------------------|-------------------------|------------|--------------------------------------------------------------------------------------------------------------------|
| J1                   | 1, 2                    | VIN        | Connect the positive terminal of the power supply set to 3.3 V.                                                    |
|                      | 5, 6                    | GND        | Connect the GND terminal of the power supply.                                                                      |
| J2                   | 1, 2                    | VOUT       | Connect the positive terminal of the load.                                                                         |
| JZ                   | 5, 6                    | GND        | Connect the GND terminal of the Load.                                                                              |
| JP1                  | 2, 3                    | MODE, PWM  | Place short between pin 2 and 3 to set TPS63802 to forced-PWM mode.                                                |
| JP2                  | 2, 3                    | EN, ON     | Place short between pin 2 and 3 to enable TPS63802.                                                                |
| JP6                  | 1, 2                    | GND, VSEL  | 2-level voltage selection: Connect a high (3.3 V) or low level (0 V) signal to pin 2. Do not connect JP8. (1)      |
| JP8                  | 1, 2                    | GND, VCTRL | Analog voltage control: Connect an analog control voltage between 0 V to 0.9 V. Do not connect JP6. <sup>(1)</sup> |
| All other JPx and Jx |                         |            | Do not connect.                                                                                                    |
| S1                   | Pos 1, Pos 6, and Pos 8 |            | Set to ON.                                                                                                         |
|                      | All other               |            | Set to OFF.                                                                                                        |

Use only one of the two functions and do not connect to the other Jumper.

# 4.7.2 Typical Performance

Figure 21 shows the typical performance of two-level voltage scaling. VOUT is equal to 3.3 V when VSEL is low and 5 V when VSEL is high.

Figure 22 shows the typical performance of analog dynamic voltage scaling. VOUT follows the external VCTRL signal with a certain factor.



Table 13. Recommendation for Dynamic Voltage Scaling Function

| PARAMETER | TEST CONDITION                           | MIN | TYP | MAX | UNIT |
|-----------|------------------------------------------|-----|-----|-----|------|
| VIN       |                                          | 1.8 | 3.3 | 5.5 | V    |
| VOUT      | Two-level voltage scaling<br>VSEL = low  |     | 3.3 |     | V    |
| VOUT      | Two-level voltage scaling<br>VSEL = high |     | 5.0 |     | V    |
| VCTRL     | Analog dynamic voltage scaling           | 0   |     | 0.9 | V    |



#### 4.7.3 Design Guidance

This section shows how to modify the EVM components to support different output voltage levels.

#### 4.7.3.1 Change the Vout Target for 2-Level Selection

In this case, there is a higher target and a lower target for output voltage.

$$V_{LOW} = V_{FB} \times \frac{R1 + R2}{R2} \tag{12}$$

$$V_{High} = V_{FB} \times \frac{R1 + R_p}{R_p}$$

where

• 
$$R_o = R2 || R46$$
 (13)

It is easier to design first the lower target voltage with R1 and R2. Then the high target can be calculated depending on R46.

#### 4.7.3.2 Change the Vout Target for Analog Signal Control

In this case, the target of VOUT is determined by R1, R2, R46, and VCTRL.

$$R2 = -V_{FB} \times R1 \times \frac{V_{CTRLLOW} - V_{CTRLHI}}{(V_{OUTLOW} - V_{OUTHI} + V_{CTRLLOW} - V_{CTRLLHI}) \times V_{FB} - (V_{CTRLLOW} \times V_{OUTLOW}) + (V_{CTRLHI} \times V_{OUTHI})} \tag{14}$$

$$R46 = R2 \times R1 \times \frac{V_{CTRLHI} - V_{FB}}{(R2 \times V_{FB}) + (R1 \times V_{FB}) - (R2 \times V_{OUTLOW})}$$

$$\tag{15}$$

A tool for calculating values of the resistor can be downloaded here: Design Tool for Output Voltage Adjustment using a DAC

#### 4.7.4 Further Information

Further information on the specific application can be found in the following application reports:

- Dynamically Adjustable Output Using TPS63000
- Methods of Output-voltage Adjustment for DC/DC Converters
- Design Tool for Output Voltage Adjustment using a DAC



# 4.8 Output Voltage Tracking

For some off-board sensors and modules, systems must take special consideration for their power supplies on both protection and output accuracy. In these systems, the power supply runs through a long cable from the main board. The system needs to implement a protection mechanism to protect on-board components from being damaged, while keeping the low voltage-tracking tolerance between the off-board and the main power supply. Figure 23 shows the block diagram for voltage tracking use case.



Figure 23. Block Diagram for Output Voltage Tracking

## 4.8.1 Setup

Figure 24 and Table 14 show the jumper and dip switch configuration.



Figure 24. Quick Start Connection for Output Voltage Tracking



Table 14. Configuration of the Jumpers for Output Voltage Tracking

| DESIGNATOR           | PIN                     | PIN NAME                                                                  | DESCRIPTION                                                          |  |
|----------------------|-------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| J1                   | 1, 2                    | VIN Connect the positive terminal of the pow set between 1.8 V and 5.5 V. |                                                                      |  |
|                      | 5, 6                    | GND                                                                       | Connect the GND terminal of the power supply.                        |  |
| J2                   | 1, 2                    | VOUT                                                                      | Connect the positive terminal of the load.                           |  |
| JZ                   | 5, 6                    | GND                                                                       | Connect the GND terminal of the Load.                                |  |
| JP1                  | 1, 2                    | PFM, MODE                                                                 | Place short between pin 1 and 2 selects PFM mode.                    |  |
| JP2                  | 2, 3                    | EN, ON                                                                    | Place short between pin 2 and 3 enables TPS63802.                    |  |
| JP7                  | 1, 2                    |                                                                           | Place short to connect the power supply to U8.                       |  |
| JP9                  | 1, 2                    | GND, VTRACK                                                               | Connect tracking voltage (1.8 V to 5.2 V) to set the output voltage. |  |
| All other JPx and Jx |                         |                                                                           | Do not connect.                                                      |  |
| S1                   | Pos 1, Pos 7, and Pos 8 |                                                                           | Set to ON.                                                           |  |
|                      | All other               |                                                                           | Set to OFF.                                                          |  |

# 4.8.2 Typical Performance

Figure 25 shows the default EVM performance of output voltage tracking. Here, VTRACK (green signal) is a sine wave with 2-V amplitude, 3-V offset, and 10-s period. The output voltage follows VTRACK with a slight phase shift.



Figure 25. Typical Waveform for Output Voltage Tracking



#### 4.8.3 Design Guidance

This section shows how to modify the EVM components to support different tracking speeds.

#### 4.8.3.1 Adjusting the Reaction Time

The operational amplifier U8 forms an integrator together with R47 and C29. Any difference between the output voltage of the TPS63802 and the reference voltage VTRACK is integrated and fed into the feedback node of the TPS63802 via R38. This is similar to dynamic voltage scaling, the difference is that there is an active feedback making sure that the output voltage is equal to VTRACK. Additionally, with an accurate reference voltage, the output voltage accuracy can be increased beyond the capabilities of the TPS63802.

To adjust the speed of the tracking, the integration constant can be changed by adjusting the values of R47 and C29. If necessary, the values of R39 and C20 that filter the VOUT must also be readjusted.

#### 4.8.4 Further Information

Further information on the specific application can be found in this application report:

Various Applications for Voltage-Tracking LDO



# 4.9 Bypass Mode

With the high efficiency and the low Iq of 11  $\mu$ A, the TPS63802 is suitable for energy saving applications. Some applications have an even lower standby current requirement that requires even lower Iq. This can be achieved by using a low Iq load switch in parallel to the TPS63802. The TPS63802 can then be shutdown during low load conditions. With the below parts, the shutdown current is only 45 nA. The system is supplied by the main power directly through the load switch at this time. This reduces the power loss and increases the system efficiency and runtime.



Figure 26. Block Diagram for Bypass Mode

#### 4.9.1 Setup

Figure 27 and Table 15 show the jumper and dip switch configuration.



Figure 27. Quick Start Connection for Bypass Mode



Table 15. Configuration of the Jumpers for Bypass Mode

| DESIGNATOR           | PIN             | PIN NAME          | DESCRIPTION                                                                                                                         |
|----------------------|-----------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| J1                   | 1, 2            | VIN               | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V.                                                      |
|                      | 5, 6            | GND               | Connect the GND terminal of the power supply.                                                                                       |
| J2                   | 1, 2            | VOUT              | Connect the positive terminal of the load.                                                                                          |
| J2                   | 5, 6            | GND               | Connect the GND terminal of the Load.                                                                                               |
| JP1                  | 2, 3            | MODE, PWM         | Place short between pin 2 and 3 enables forced-<br>PWM mode.                                                                        |
| JP2                  | 1, 2 or 2, 3    | OFF, EN or EN, ON | Place short between pin 1 and 2 to enable bypass function (TPS63802 disabled).  Place short between pin 2 and 3 to enable TPS63802. |
| JP4                  | 1, 2            | EN, BYP           | Place short between pin 1 and 2 to enable U9.                                                                                       |
| JP10                 | 1, 2            |                   | Place short to connect VIN to U9.                                                                                                   |
| JP11                 | 1, 2            |                   | Place short to connect U9 to VOUT.                                                                                                  |
| All other JPx and Jx |                 |                   | Do not connect.                                                                                                                     |
| S1                   | Pos 1 and Pos 8 |                   | Set to ON.                                                                                                                          |
| 31                   | All other       |                   | Set to OFF.                                                                                                                         |

# 4.9.2 Typical Performance

Figure 28 shows the transition from active to bypass mode when VIN is set to 2.5 V.

Figure 29 shows the transition from bypass to active mode.





# 4.10 Precise Start-up and Start-up Delay

Sometimes, a DC/DC converter needs to be started with a certain delay after the input voltage supply is provided. For example, some processors require specific power-up sequencing of different voltage domains. Another reason to use delayed start-up is to spread the inrush current peaks due to the start-up of multiple DC/DC converters.

In some battery applications, a precise undervoltage lockout is desirable to prevent damaging the battery by over discharge.



### 4.10.1 Setup

Figure 32 and Table 16 show the jumper and dip switch configuration.



Figure 32. Quick Start Connection for Precise Start-up Delay

Table 16. Configuration of the Jumpers for Precise Start-up Delay

| DESIGNATOR | PIN  | PIN NAME | DESCRIPTION                                                                    |
|------------|------|----------|--------------------------------------------------------------------------------|
| J1         | 1, 2 | VIN      | Connect the positive terminal of the power supply set between 1.8 V and 5.5 V. |
|            | 5, 6 | GND      | Connect the GND terminal of the power supply.                                  |



| DESIGNATOR           | PIN             | PIN NAME  | DESCRIPTION                                         |
|----------------------|-----------------|-----------|-----------------------------------------------------|
| J2                   | 1, 2            | VOUT      | Connect the positive terminal of the load.          |
| JZ                   | 5, 6            | GND       | Connect the GND terminal of the Load.               |
| JP1                  | 1, 2            | PFM, MODE | Place short between pin 1 and 2 to select PFM mode. |
| JP2                  | 2, 3            | EN, ON    | Place short between pin 2 and 3 to enable TPS63802. |
| All other JPx and Jx |                 |           | Do not connect.                                     |
| S1                   | Pos 1 and Pos 8 |           | Set to ON.                                          |
|                      | All other       |           | Set to OFF.                                         |
| R6, R16, C28, D6     |                 |           | Additional components needs to be soldered.         |

Table 16. Configuration of the Jumpers for Precise Start-up Delay (continued)

# 4.10.2 Typical Performance

Figure 33 shows a precise disable and enable programmed to a specific level. The disable voltage level is at 2.5 V and the enable level is at 2.8 V for the given components.

Figure 34 shows a 48-ms delayed start-up.



### 4.10.3 Design Guidance

This section shows how to modify the EVM components to support different cutoff values and delay times.

#### 4.10.3.1 Change the Cutoff Value

Equation 16 calculates the falling threshold supply voltage where the converter is turned off:

$$V_{IT-} = V_{IT-(EN)} \left( 1 + \frac{R1}{R2} \right)$$
 (16)

Equation 17 calculates the rising threshold supply voltage where the converter is turned on:

$$V_{IT+} = V_{IT+(EN)} \left( 1 + \frac{R1}{R2} \right)$$
 (17)



## 4.10.3.2 Change the Delay Time

If the threshold voltage of the EN pin  $V_{\text{TH;EN}}$  is known for the device, use Equation 18 to calculate the start-up delay  $t_d$ .

$$t_{d} = R \cdot C \cdot ln\left(\frac{V_{l}}{V_{l} - V_{TH;EN}}\right)$$
(18)

#### 4.10.4 Further Information

Further information on the specific application can be found in these application reports:

- · Precise Start-Up Delay Using Enable Pin with Precise Voltage Threshold
- Prevent Battery Over discharge with Precise Threshold Enable Pin



Board Layout www.ti.com

# 5 Board Layout

This section provides the TPS63802HDKEVM board layout.

### 5.1 Layout

Figure 35 through Figure 38 show the board layout for the TPS63802HDKEVM printed circuit board (PCB).



Figure 35. Assembly Layer



www.ti.com Board Layout



Figure 36. Signal Layer 1



Board Layout www.ti.com



Figure 37. Signal Layer 2



www.ti.com Board Layout



Figure 38. Bottom Layer Routing (Mirrored)



Schematic and Bill of Materials www.ti.com

# 6 Schematic and Bill of Materials

This section provides the TPS63802HDKEVM schematic and bill of materials.

# 6.1 Schematic



Figure 39. Schematic



#### 6.2 Bill of Materials

# Table 17. Bill of Materials

| DESIGNATO<br>R                                                                                 | QTY | VALUE         | DESCRIPTION                                                                                  | PACKAGE<br>REFERENCE                  | PART NUMBER              | MANUFACTUR<br>ER             |
|------------------------------------------------------------------------------------------------|-----|---------------|----------------------------------------------------------------------------------------------|---------------------------------------|--------------------------|------------------------------|
| C1                                                                                             | 1   | 10 μF         | CAP, CERM, 10 μF, 6.3 V, ±20%, X5R, 0603                                                     | 0603                                  | GRM188R60J106ME47D       | MuRata                       |
| C5                                                                                             | 1   | 150 µF        | CAP, Tantalum Polymer, 150 µF, 10 V, ±20%, 0.005 $\Omega$ , 7343-31 SMD                      | 7343-31                               | T530D157M010ATE005       | Kemet                        |
| C6                                                                                             | 1   | 22 µF         | CAP, CERM, 22 µF, 6.3 V, ±20%, X5R, 0603                                                     | 0603                                  | GRM188R60J226MEA0D       | MuRata                       |
| C8                                                                                             | 1   | 47 μF         | CAP, CERM, 47 µF, 10 V, ±20%, X5R, 1206_190                                                  | 1206_190                              | LMK316ABJ476ML-T         | Taiyo Yuden                  |
| C11, C14,<br>C16, C17,<br>C18, C20,<br>C22, C23,<br>C24, C25,<br>C26, C27                      | 12  | 0.1 μF        | CAP, CERM, 0.1 μF, 50 V, ±10%, X7R, AEC-Q200 Grade 1, 0402                                   | 0402                                  | GCM155R71H104KE02D       | MuRata                       |
| C12                                                                                            | 1   | 10 μF         | CAP, CERM, 10 µF, 6.3 V, ±20%, X5R, 0603                                                     | 0603                                  | GRM188R60J106ME84        | MuRata                       |
| C13                                                                                            | 1   | 0.018 μF      | CAP, CERM, 0.018 μF, 100 V, ±10%, X7R, 0603                                                  | 0603                                  | C0603C183K1RACTU         | Kemet                        |
| C15                                                                                            | 1   | 10 μF         | CAP, CERM, 10 µF, 25 V, ±20%, X7S, 0805                                                      | 0805                                  | GRM21BC71E106ME11L       | MuRata                       |
| C19, C21                                                                                       | 2   | 3000000<br>μF | CAP, Electric Double Layer, 3000000 µF, 2.7 V, +20/-10%, 0.07 $\Omega,$ AEC-Q200 Grade 4, TH | TH, 2-Leads, 8mm Dia,<br>20 mm Height | BCAP0003 P270 S01        | Maxwell<br>Technologies      |
| C29                                                                                            | 1   | 4.7 µF        | CAP, CERM, 4.7 μF, 16 V, ±10%, X5R, 0603                                                     | 0603                                  | GRM188R61C475KAAJ        | MuRata                       |
| D1                                                                                             | 1   | 15 V          | Diode, Schottky, 15 V, 0.2 A, SOD-523                                                        | SOD-523                               | DB2S20500L               | Panasonic                    |
| D2, D5                                                                                         | 2   | White         | LED, White, SMD                                                                              | LED, 3.45x3.45 mm                     | XPLAWT-00-0000-000BV20E3 | Cree                         |
| D3                                                                                             | 1   | 30 V          | Diode, Schottky, 30 V, 0.2 A, SOT-523                                                        | SOT-523                               | BAT54CT-7-F              | Diodes Inc.                  |
| D4                                                                                             | 1   | 20 V          | Diode, Schottky, 20 V, 0.5 A, SOD882                                                         | SOD882                                | PMEG2005EL,315           | Nexperia                     |
| J1, J2, J3                                                                                     | 3   |               | Header, 2.54 mm, 6x1, Gold, TH                                                               | Header, 2.54 mm, 6x1,<br>TH           | 61300611121              | Wurth Elektronik             |
| J4, JP6, JP7,<br>JP8, JP9,<br>JP10, JP11,<br>JP12, JP13,<br>JP14, JP15,<br>JP16, JP17,<br>JP18 | 14  |               | Header, 2.54 mm, 2x1, Gold, TH                                                               | Header, 2.54 mm, 2x1, TH              | 61300211121              | Wurth Elektronik             |
| JP1, JP2,<br>JP4, JP5                                                                          | 4   |               | Header, 2.54 mm, 3x1, Gold, TH                                                               | Header, 2.54 mm, 3x1,<br>TH           | 61300311121              | Wurth Elektronik             |
| JP3                                                                                            | 1   |               | Header, 2.54 mm, 1x1, Gold, TH                                                               | Header, 2.54 mm, 1x1,<br>TH           | 61300111121              | Wurth Elektronik             |
| L1                                                                                             | 1   | 470 nH        | Inductor, Shielded, Composite, 470 nH, 3.5 A, 0.0076 $\Omega,$ SMD                           | SMD, 4x4x1.5 mm                       | XFL4015-471MEC           | Coilcraft                    |
| Q1                                                                                             | 1   | 12 V          | MOSFET, N-CH, 12 V, 1.6 A, YZB0004AEAE (DSBGA-4)                                             | YZB0004AEAE                           | CSD13302W                | Texas<br>Instruments         |
| R1                                                                                             | 1   | 511 k         | RES, 511 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                              | 0402                                  | CRCW0402511KFKED         | Vishay-Dale                  |
| R2, R38                                                                                        | 2   | 90.9 k        | RES, 90.9 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0402                                               | 0402                                  | ERJ-2RKF9092X            | Panasonic                    |
| R3, R11,<br>R19, R27,<br>R28, R37,<br>R45, R48                                                 | 8   | 0             | RES, 0, 5%, 0.1 W, AEC-Q200 Grade 0, 0402                                                    | 0402                                  | ERJ-2GE0R00X             | Panasonic                    |
| R5, R6, R18,<br>R26                                                                            | 4   | 1.00 Meg      | RES, 1.00 M, 1%, 0.063 W, 0402                                                               | 0402                                  | RC0402FR-071ML           | Yageo America                |
| R8, R9                                                                                         | 2   | 10.0 k        | RES, 10.0 k, 1%, 0.1 W, 0402                                                                 | 0402                                  | ERJ-2RKF1002X            | Panasonic                    |
| R10                                                                                            | 1   | 0.01          | RES, 0.01, 1%, 0.25 W, AEC-Q200 Grade 0, 0805                                                | 0805                                  | WSL0805R0100FEA18        | Vishay-Dale                  |
| R12                                                                                            | 1   | 1.00 Meg      | RES, 1.00 M, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                             | 0402                                  | CRCW04021M00FKED         | Vishay-Dale                  |
| R13                                                                                            | 1   | 330 k         | RES, 330 k, 1%, 0.0625 W, 0402                                                               | 0402                                  | RC0402FR-07330KL         | Yageo America                |
| R14                                                                                            | 1   | 10.0 k        | RES, 10.0 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                             | 0402                                  | RMCF0402FT10K0           | Stackpole<br>Electronics Inc |
| R15                                                                                            | 1   | 562 k         | RES, 562 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                              | 0402                                  | CRCW0402562KFKED         | Vishay-Dale                  |
| R20                                                                                            | 1   | 100           | RES, 100, 1%, 0.5 W, AEC-Q200 Grade 0, 1206                                                  | 1206                                  | CRCW1206100RFKEAHP       | Vishay-Dale                  |
| R21                                                                                            | 1   | 267 k         | RES, 267 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0402                                                | 0402                                  | ERJ-2RKF2673X            | Panasonic                    |
| R22                                                                                            | 1   | 10 k          | RES, 10.0 k, 1%, 0.1 W, 0402                                                                 | 0402                                  | ERJ-2RKF1002X            | Panasonic                    |
| R23                                                                                            | 1   | 56.0 k        | RES, 56.0 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                             | 0402                                  | RK73H1ETTP5602F          | KOA Speer                    |
| R24                                                                                            | 1   | 0.1           | RES, 0.1, 1%, .5 W, AEC-Q200 Grade 0, 0805                                                   | 0805                                  | KRL1220E-M-R100-F-T5     | Susumu Co<br>Lentry          |
| R29, R43                                                                                       | 2   | 10 Meg        | RES, 10 M, 5%, 0.063 W, AEC-Q200 Grade 0, 0402                                               | 0402                                  | CRCW040210M0JNED         | Vishay-Dale                  |
| R30, R39,<br>R47                                                                               | 3   | 100 k         | RES, 100 k, 1%, 0.1 W, 0402                                                                  | 0402                                  | ERJ-2RKF1003X            | Panasonic                    |
| R31                                                                                            | 1   | 4.70 k        | RES, 4.70 k, 1%, 0.063 W, 0402                                                               | 0402                                  | CRG0402F4K7              | TE Connectivity              |



# Table 17. Bill of Materials (continued)

| DESIGNATO<br>R                               | QTY | VALUE    | DESCRIPTION                                                                                                               | PACKAGE<br>REFERENCE        | PART NUMBER        | MANUFACTUR<br>ER                  |
|----------------------------------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------|-----------------------------------|
| R32, R33                                     | 2   | 20.0 k   | RES, 20.0 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                                                          | 0402                        | CRCW040220K0FKED   | Vishay-Dale                       |
| R36                                          | 1   | 243 k    | RES, 243 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0402                                                                             | 0402                        | ERJ-2RKF2433X      | Panasonic                         |
| R40                                          | 1   | 0.2      | RES, 0.2, 1%, 0.25 W, AEC-Q200 Grade 0, 0805                                                                              | 0805                        | WSL0805R2000FEA18  | Vishay-Dale                       |
| R41                                          | 1   | 0        | RES, 0, 5%, 0.333 W, AEC-Q200 Grade 0, 0805                                                                               | 0805                        | CRCW08050000Z0EAHP | Vishay-Dale                       |
| R42                                          | 1   | 324 k    | RES, 324 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                                                           | 0402                        | CRCW0402324KFKED   | Vishay-Dale                       |
| R46                                          | 1   | 154 k    | RES, 154 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0402                                                                             | 0402                        | ERJ-2RKF1543X      | Panasonic                         |
| S1                                           | 1   |          | Switch, SPST, 8 Pos, 25 mA, 24VDC, SMD                                                                                    | 11.33x5.8 mm                | 218-8LPST          | CTS<br>Electrocompone<br>nts      |
| SH-J1, SH-<br>J2, SH-J3,<br>SH-J4, SH-<br>J5 | 5   | 1x2      | Shunt, 100 mil, Flash Gold, Black                                                                                         | Closed Top 100 mil<br>Shunt | SPC02SYAN          | Sullins<br>Connector<br>Solutions |
| U1                                           | 1   |          | High Current, High Efficiency Single Inductor Buck-Boost Converter, DLA0010A (VSON-HR-10)                                 | DLA0010A                    | TPS63802DLAR       | Texas<br>Instruments              |
| U2                                           | 1   |          | Low- and High-Side Measurement, Multichannel, Voltage Output, Current-Sense Amplifier, DBV0005A (SOT-5)                   | DBV0005A                    | INA180A4IDBV       | Texas<br>Instruments              |
| U3                                           | 1   |          | 76-V, Configurable Gain and Bandwidth, Low- or High-<br>Side, High-Speed, Current Limiter, DDC0006A (SOT-23-T-<br>6)      | DDC0006A                    | LMP8646MKE/NOPB    | Texas<br>Instruments              |
| U4                                           | 1   |          | ±6 V, Low IQ Ideal Diode with Input Polarity Protection, DCK0006A (SOT-SC70-6)                                            | DCK0006A                    | LM66100DCKR        | Texas<br>Instruments              |
| U5, U8                                       | 2   |          | Low-Power, Rail-to-Rail In and Out, 1-MHz Operational Amplifier, DCK0005A (SOT-SC70-5)                                    | DCK0005A                    | TLV9001IDCKT       | Texas<br>Instruments              |
| U6                                           | 1   |          | Nanopower, 1.8 V, SOT23 Push-Pull Comparator with Voltage Reference, DCK0006A (SOT-SC70-6)                                | DCK0006A                    | TLV3012AIDCKR      | Texas<br>Instruments              |
| U7                                           | 1   |          | 350-nA Nanopower, Single, RRIO, CMOS Input,<br>Operational Amplifier for Cost-Sensitive Systems,<br>DCK0005A (SOT-SC70-5) | DCK0005A                    | TLV521DCKR         | Texas<br>Instruments              |
| U9                                           | 1   |          | 5.5 V, 2 A, 61 mΩ Active-Low Load Switch With Reverse Current Protection, YZV0004ADAD (DSBGA-4)                           | YZV0004ADAD                 | TPS22910AYZVR      | Texas<br>Instruments              |
| C2                                           | 0   | 10 μF    | CAP, CERM, 10 μF, 6.3 V, ±20%, X5R, 0603                                                                                  | 0603                        | GRM188R60J106ME84  | MuRata                            |
| C3, C4                                       | 0   | 22 µF    | CAP, CERM, 22 μF, 25 V, ±20%, X5R, 1206_190                                                                               | 1206_190                    | TMK316BBJ226ML-T   | Taiyo Yuden                       |
| C7                                           | 0   | 22 μF    | CAP, CERM, 22 μF, 6.3 V, ±20%, X5R, 0603                                                                                  | 0603                        | GRM188R60J226MEA0D | MuRata                            |
| C9                                           | 0   | 47 µF    | CAP, CERM, 47 µF, 10 V, ±20%, X5R, 1206_190                                                                               | 1206_190                    | LMK316ABJ476ML-T   | Taiyo Yuden                       |
| C10                                          | 0   | 10 pF    | CAP, CERM, 10 pF, 16 V, ±10%, C0G, 0402                                                                                   | 0402                        | C0402C100K4GACTU   | Kemet                             |
| C28                                          | 0   | 0.1 μF   | CAP, CERM, 0.1 μF, 50 V, ±10%, X7R, AEC-Q200 Grade 1, 0402                                                                | 0402                        | GCM155R71H104KE02D | MuRata                            |
| D6                                           | 0   | 30 V     | Diode, Schottky, 30 V, 0.2 A, SOD-123                                                                                     | SOD-123                     | BAT54T1G           | ON<br>Semiconductor               |
| FID1, FID2,<br>FID3                          | 0   |          | Fiducial mark. There is nothing to buy or mount.                                                                          | N/A                         | N/A                | N/A                               |
| J5, J6                                       | 0   |          | Header, 2.54 mm, 2x1, Gold, TH                                                                                            | Header, 2.54mm, 2x1,<br>TH  | 61300211121        | Wurth Elektronik                  |
| R4, R17                                      | 0   | 100 k    | RES, 100 k, 1%, 0.1 W, 0402                                                                                               | 0402                        | ERJ-2RKF1003X      | Panasonic                         |
| R7                                           | 0   | 10 k     | RES, 10.0 k, 1%, 0.1 W, 0402                                                                                              | 0402                        | ERJ-2RKF1002X      | Panasonic                         |
| R16                                          | 0   | 1.50 Meg | RES, 1.50 M, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                                                          | 0402                        | CRCW04021M50FKED   | Vishay-Dale                       |
| R25                                          | 0   | 200 k    | RES, 200 k, 1%, 0.063 W, AEC-Q200 Grade 0, 0402                                                                           | 0402                        | CRCW0402200KFKED   | Vishay-Dale                       |
| R34, R35                                     | 0   | 33.0 k   | RES, 33.0 k, 1%, 0.063 W, 0402                                                                                            | 0402                        | RC0402FR-0733KL    | Yageo America                     |
| R44                                          | 0   | 698 k    | RES, 698 k, 1%, .1 W, AEC-Q200 Grade 0, 0402                                                                              | 0402                        | ERJ-2RKF6983X      | Panasonic                         |
| R49, R50                                     | 0   | 10.0 k   | RES, 10.0 k, 1%, 0.1 W, 0603                                                                                              | 0603                        | ERJ-3EKF1002V      | Panasonic                         |

## STANDARD TERMS FOR EVALUATION MODULES

- Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or
  documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance
  with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after the defect has been detected.
  - 2.3 Tl's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. Tl's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by Tl and that are determined by Tl not to conform to such warranty. If Tl elects to repair or replace such EVM, Tl shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

# WARNING

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

#### 3 Regulatory Notices:

#### 3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

## FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

## 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

## **Concerning EVMs Including Radio Transmitters:**

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

# Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

# **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types lated in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

#### 3.3 Japan

- 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に輸入される評価用キット、ボードについては、次のところをご覧ください。
  http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
- 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けていないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page

## 3.4 European Union

3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

- 4 EVM Use Restrictions and Warnings:
  - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
  - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
  - 4.3 Safety-Related Warnings and Restrictions:
    - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
    - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
  - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.

## 6. Disclaimers:

- 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
- 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

- Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TIMORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, , EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated